|
585d9713d2
|
lab-05: gate level model for 32-bit barrel shifter
Gate level implementation for the following components:
- SHIFT32_L
- SHIFT32_R
- BARREL_SHIFTER32
- SHIFT32
|
2024-10-10 13:31:00 -07:00 |
|
|
cdfaa51626
|
lab-04: signed mult working
|
2024-10-08 16:00:01 -07:00 |
|
|
73aa647c9b
|
lab-04 (WIP): unsigned mult working
|
2024-10-08 14:48:44 -07:00 |
|
|
6fa94cfe59
|
lab-04 (WIP): mux implementation
|
2024-10-08 00:05:19 -07:00 |
|
|
597e245641
|
lab-03: gate level model for 64-bit ripple carry adder and 32/64-bit twos complement
Gate level implementation for the following components:
- RC_ADD_SUB_64
- TWOSCOMP64
- TWOSCOMP32
|
2024-10-03 21:30:23 -07:00 |
|
|
42732e4fe0
|
lab-02: gate level model for ripple carry adder subtractor
Gate level implementation for the following components:
- FULL_ADDER
- HALF_ADDER
- RC_ADD_SUB_32
|
2024-10-03 21:30:09 -07:00 |
|
|
87e48f162e
|
implement a Verilog gate level model for 32-bit basic logic gates
Gate level implementation for the following components:
- NOR32_2x1
- AND32_2x1
- INV32_1x1
- OR32_2x1
|
2024-10-01 10:44:45 -07:00 |
|
|
5520d6d716
|
initial commit
|
2024-10-01 10:39:56 -07:00 |
|