Compare commits

...

4 Commits

Author SHA1 Message Date
585d9713d2
lab-05: gate level model for 32-bit barrel shifter
Gate level implementation for the following components:
- SHIFT32_L
- SHIFT32_R
- BARREL_SHIFTER32
- SHIFT32
2024-10-10 13:31:00 -07:00
cdfaa51626
lab-04: signed mult working 2024-10-08 16:00:01 -07:00
73aa647c9b
lab-04 (WIP): unsigned mult working 2024-10-08 14:48:44 -07:00
6fa94cfe59
lab-04 (WIP): mux implementation 2024-10-08 00:05:19 -07:00
5 changed files with 140 additions and 9 deletions

View File

@ -36,6 +36,8 @@ A=10; B=20; // Y = 10 * 20 = 200
#1 result[i] = {HI,LO}; i=i+1;
#1 A=10; B=19; // Y = 10 * 19 = 190
#1 result[i] = {HI,LO}; i=i+1;
#1 A=32'h00d96027; B=32'h7c32b43c; // Y = 0x0d96027 * 0x7c32b43c = 0x 006975a0 b62bf524
#1 result[i] = {HI,LO}; i=i+1;
#1 A=32'h70000000; B=32'h70000000;
#1 result[i] = {HI,LO}; i=i+1;
#1

View File

@ -21,7 +21,21 @@ input [31:0] D;
input [31:0] S;
input LnR;
// TBD
// check if upper bits are nonzero
wire oob [31:5];
buf (oob[5], S[5]);
genvar i;
generate
for (i = 6; i < 32; i = i + 1) begin : shift_oob_gen
or (oob[i], oob[i-1], S[i]);
end
endgenerate
wire [31:0] shifted;
BARREL_SHIFTER32 shifter(shifted, D, S[4:0], LnR);
// return 0 if S >= 32
MUX32_2x1 mux_oob(Y, shifted, 32'b0, oob[31]);
endmodule
@ -34,7 +48,11 @@ input [31:0] D;
input [4:0] S;
input LnR;
// TBD
wire [31:0] shifters [1:0];
SHIFT32_R shifter_r(shifters[0], D, S);
SHIFT32_L shifter_l(shifters[1], D, S);
MUX32_2x1 mux_lnr(Y, shifters[0], shifters[1], LnR);
endmodule
@ -46,7 +64,22 @@ output [31:0] Y;
input [31:0] D;
input [4:0] S;
// TBD
wire [31:0] stages [5:0];
buf stage0[31:0] (stages[0], D);
genvar i, j;
generate
for (i = 0; i < 5; i = i + 1) begin : shift_stage_gen
for (j = 0; j < 32; j = j + 1) begin : stage_mux_gen
if (j < 32 - (2 ** i))
MUX1_2x1 mux_stage(stages[i+1][j], stages[i][j], stages[i][j + (2 ** i)], S[i]);
else
MUX1_2x1 mux_stage(stages[i+1][j], stages[i][j], 1'b0, S[i]);
end
end
endgenerate
buf out[31:0] (Y, stages[5]);
endmodule
@ -58,7 +91,22 @@ output [31:0] Y;
input [31:0] D;
input [4:0] S;
// TBD
wire [31:0] stages [5:0];
buf stage0[31:0] (stages[0], D);
genvar i, j;
generate
for (i = 0; i < 5; i = i + 1) begin : shift_stage_gen
for (j = 0; j < 32; j = j + 1) begin : stage_mux_gen
if (j >= (2 ** i))
MUX1_2x1 mux_stage(stages[i+1][j], stages[i][j], stages[i][j - (2 ** i)], S[i]);
else
MUX1_2x1 mux_stage(stages[i+1][j], stages[i][j], 1'b0, S[i]);
end
end
endgenerate
buf out[31:0] (Y, stages[5]);
endmodule

View File

@ -80,3 +80,19 @@ generate
end
endgenerate
endmodule
// 32-bit buffer
module BUF32_1x1(Y,A);
//output
output [31:0] Y;
//input
input [31:0] A;
genvar i;
generate
for (i = 0; i < 32; i = i + 1)
begin : buf32_gen_loop
buf buf32_inst(Y[i], A[i]);
end
endgenerate
endmodule

53
mult.v
View File

@ -27,7 +27,25 @@ output [31:0] LO;
input [31:0] A;
input [31:0] B;
// TBD
wire [31:0] A_neg, B_neg;
TWOSCOMP32 A_twoscomp(A_neg, A);
TWOSCOMP32 B_twoscomp(B_neg, B);
wire [31:0] A_abs, B_abs;
MUX32_2x1 A_mux(A_abs, A, A_neg, A[31]);
MUX32_2x1 B_mux(B_abs, B, B_neg, B[31]);
wire [31:0] HI_abs, LO_abs;
MULT32_U mult_abs(HI_abs, LO_abs, A_abs, B_abs);
wire [31:0] HI_neg, LO_neg;
TWOSCOMP64 mult_neg({HI_neg,LO_neg}, {HI_abs,LO_abs});
wire sign;
xor (sign, A[31], B[31]);
MUX32_2x1 HI_mux(HI, HI_abs, HI_neg, sign);
MUX32_2x1 LO_mux(LO, LO_abs, LO_neg, sign);
endmodule
@ -39,6 +57,37 @@ output [31:0] LO;
input [31:0] A;
input [31:0] B;
// TBD
// partial sums
wire [31:0] Y [31:0];
// first partial is just
AND32_2x1 partial_1(Y[0], A, {32{B[0]}});
// put lowest bit from first partial into result
buf (LO[0], Y[0][0]);
// carries from partial adders
wire CI[31:0];
// first carry is always 0
buf (CI[0], 0);
genvar i;
generate
for (i = 0; i < 31; i = i + 1)
begin : mult32u_gen_loop
// multiply A by a single digit in B
wire [31:0] A_and;
AND32_2x1 partial_and_inst(A_and, A, {32{B[i+1]}});
// calc the next partial and carry (i + 1)
RC_ADD_SUB_32 partial_add_inst(.Y(Y[i+1]), .CO(CI[i+1]), .A(A_and), .B({CI[i],Y[i][31:1]}), .SnA(1'b0));
// put lowest bit from calc into result
buf (LO[i+1], Y[i+1][0]);
end
endgenerate
// last carry and partial is HI
BUF32_1x1 buf_hi(HI, {CI[31],Y[31][31:1]});
endmodule

20
mux.v
View File

@ -102,7 +102,20 @@ input [31:0] I0;
input [31:0] I1;
input S;
// TBD
// only need 1 not gate
not (S_not, S);
wire [31:0] x0, x1;
genvar i;
generate
for (i = 0; i < 32; i = i + 1)
begin : mux32_gen_loop
and (x0[i], S_not, I0[i]);
and (x1[i], S, I1[i]);
or (Y[i], x0[i], x1[i]);
end
endgenerate
endmodule
@ -113,6 +126,9 @@ output Y;
//input list
input I0, I1, S;
// TBD
not (S_not, S);
and (x0, S_not, I0);
and (x1, S, I1);
or (Y, x0, x1);
endmodule