1 Commits

Author SHA1 Message Date
7bb0331226 WIP: failed attempt to use many-input or gates 2024-10-19 15:18:51 -07:00
4 changed files with 16 additions and 48 deletions

View File

@@ -18,7 +18,7 @@ reg LnR;
wire [31:0] Y;
integer reg_idx;
reg [`DATA_INDEX_LIMIT:0] result[0:63];
reg [`DATA_INDEX_LIMIT:0] result[0:123];
integer i, e;
integer no_of_test=0;
@@ -33,7 +33,7 @@ D=32'ha5a5a5a5;
S=32'h00000000;
LnR=1'b1; // left shift
for(i=1; i<33; i=i+1)
for(i=1; i<63; i=i+1)
begin
#5
no_of_test = no_of_test + 1;
@@ -51,7 +51,7 @@ end
#5 LnR=1'b0; // right shift
for(i=1; i<33; i=i+1)
for(i=1; i<63; i=i+1)
begin
#5
no_of_test = no_of_test + 1;

15
alu.v
View File

@@ -31,11 +31,12 @@ input [`ALU_OPRN_INDEX_LIMIT:0] OPRN; // operation code
output [`DATA_INDEX_LIMIT:0] OUT; // result of the operation.
output ZERO;
wire [31:0] res,
wire [31:0] //res,
res_addsub, res_slt,
res_shift,
res_mul,
res_and, res_or, res_nor;
wire [31:0] res;
// add = xx0001
// sub = xx0010
@@ -71,16 +72,10 @@ MUX32_16x1 out(.Y(res), .S(OPRN[3:0]),
);
// or bits of result for zero flag
wire nzf [31:0];
buf (nzf[0], res[0]);
genvar i;
generate
for (i = 1; i < 32; i = i + 1) begin : zf_gen
or (nzf[i], nzf[i-1], res[i]);
end
endgenerate
wire nzf;
or (nzf, res[24:0]);
not (ZERO, nzf[31]);
not (ZERO, nzf);
buf res_out [31:0] (OUT, res);
endmodule

View File

@@ -22,20 +22,14 @@ input [31:0] S;
input LnR;
// check if upper bits are nonzero
wire oob [31:5];
buf (oob[5], S[5]);
genvar i;
generate
for (i = 6; i < 32; i = i + 1) begin : shift_oob_gen
or (oob[i], oob[i-1], S[i]);
end
endgenerate
wire oob;
or (oob, S[31:5]);
wire [31:0] shifted;
BARREL_SHIFTER32 shifter(shifted, D, S[4:0], LnR);
// return 0 if S >= 32
MUX32_2x1 mux_oob(Y, shifted, 32'b0, oob[31]);
MUX32_2x1 mux_oob(Y, shifted, 32'b0, oob);
endmodule

31
logic.v
View File

@@ -43,12 +43,7 @@ input CLK, LOAD;
input [31:0] D;
input RESET;
genvar i;
generate
for (i = 0; i < 32; i = i + 1) begin : reg_gen
REG1 r(Q[i], _, D[i], LOAD, CLK, 1'b1, RESET);
end
endgenerate
// TBD
endmodule
@@ -61,10 +56,7 @@ input D, C, L;
input nP, nR;
output Q,Qbar;
wire D_out;
MUX1_2x1 data(D_out, Q, D, L);
D_FF dff(Q, Qbar, D_out, C, nP, nR);
// TBD
endmodule
@@ -77,11 +69,7 @@ input D, C;
input nP, nR;
output Q,Qbar;
wire Cbar, Y, Ybar;
not C_inv(Cbar, C);
D_LATCH dlatch(Y, Ybar, D, Cbar, nP, nR);
SR_LATCH srlatch(Q, Qbar, Y, Ybar, C, nP, nR);
// TBD
endmodule
@@ -94,10 +82,7 @@ input D, C;
input nP, nR;
output Q,Qbar;
wire Dbar;
not D_inv(Dbar, D);
SR_LATCH latch(Q, Qbar, D, Dbar, C, nP, nR);
// TBD
endmodule
@@ -110,13 +95,7 @@ input S, R, C;
input nP, nR;
output Q,Qbar;
wire r1, r2;
nand n1(r1, C, S);
nand n2(r2, C, R);
nand n3(Q, nP, r1, Qbar);
nand n4(Qbar, nR, r2, Q);
// TBD
endmodule