Compare commits

...

2 Commits

2 changed files with 31 additions and 6 deletions

9
alu.v
View File

@ -44,7 +44,7 @@ wire [31:0] res,
// can use oprn[1] or oprn[3] for SnA
wire SnA;
or (SnA, OPRN[1], OPRN[3]);
RC_ADD_SUB_32 addsub(.Y(res_addsub), .A(OP1), .B(OP2), .SnA(SnA));
RC_ADD_SUB_32 addsub(.Y(res_addsub), .CO(), .A(OP1), .B(OP2), .SnA(SnA));
buf slt [31:0] (res_slt, {31'b0,res_addsub[31]});
// shift_r = xx0100
@ -54,7 +54,7 @@ buf slt [31:0] (res_slt, {31'b0,res_addsub[31]});
SHIFT32 shift(res_shift, OP1, OP2, OPRN[0]);
// mul = xx0011
MULT32 mul(.LO(res_mul), .A(OP1), .B(OP2));
MULT32 mul(.LO(res_mul), .HI(), .A(OP1), .B(OP2));
// and = xx0110
// or = xx0111
@ -63,11 +63,12 @@ AND32_2x1 and32(res_and, OP1, OP2);
OR32_2x1 or32(res_or, OP1, OP2);
NOR32_2x1 nor32(res_nor, OP1, OP2);
MUX32_16x1 out(.Y(res), .S(OPRN[3:0]),
MUX32_16x1 out(.Y(res), .S(OPRN[3:0]), .I0(),
.I1(res_addsub), .I2(res_addsub), .I3(res_mul),
.I4(res_shift),.I5(res_shift),
.I6(res_and), .I7(res_or), .I8(res_nor),
.I9(res_slt)
.I9(res_slt),
.I10(), .I11(), .I12(), .I13(), .I14(), .I15()
);
// or bits of result for zero flag

28
logic.v
View File

@ -20,7 +20,7 @@ output [63:0] Y;
//input list
input [63:0] A;
RC_ADD_SUB_64 twoscomp64_sub(.Y(Y), .A(64'b0), .B(A), .SnA(1'b1));
RC_ADD_SUB_64 twoscomp64_sub(.Y(Y), .CO(), .A(64'b0), .B(A), .SnA(1'b1));
endmodule
@ -31,7 +31,31 @@ output [31:0] Y;
//input list
input [31:0] A;
RC_ADD_SUB_32 twoscomp32_sub(.Y(Y), .A(0), .B(A), .SnA(1'b1));
RC_ADD_SUB_32 twoscomp32_sub(.Y(Y), .CO(), .A(0), .B(A), .SnA(1'b1));
endmodule
// 32-bit register with parameterized preset pattern
module REG32_PP(Q, D, LOAD, CLK, RESET);
parameter PATTERN = 32'h00000000;
output [31:0] Q;
input CLK, LOAD;
input [31:0] D;
input RESET;
wire [31:0] qbar;
genvar i;
generate
for(i=0; i<32; i=i+1)
begin : reg32_gen_loop
if (PATTERN[i] == 0)
REG1 reg_inst(.Q(Q[i]), .Qbar(qbar[i]), .D(D[i]), .L(LOAD), .C(CLK), .nP(1'b1), .nR(RESET));
else
REG1 reg_inst(.Q(Q[i]), .Qbar(qbar[i]), .D(D[i]), .L(LOAD), .C(CLK), .nP(RESET), .nR(1'b1));
end
endgenerate
endmodule